ONE THIRD OF ITEMS ADVERTISED HERE SELLS ON THE FIRST DAY   >   PANHANDLE   >   Dual jk flip-flop w/reset CD74HCT109E dip

Dual jk flip-flop w/reset CD74HCT109E dip


Contact Information: Antonia.Whitley@oklahomaselltoday.com (Antonia Whitley)
What is for sale: Dual jk flip-flop w/reset CD74HCT109E dip
The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.
The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs; also complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.
The JK design allows operation as a D-type flip-flop by tying the J and K inputs together. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
(all content is the responsibility of the poster)
Contact Antonia.Whitley@oklahomaselltoday.com (Antonia Whitley) for more information. All emails will be forwarded to the poster's actual email address.